## Experiment 2

# Combinatorial Circuits Using Quartus

Dhruv Ilesh Shah — 150070016

February 3, 2017

## Overview

In this lab, I have implemented the following combinatorial circuits on VHDL.

- Two Bit Adder
- Two Bit Subtractor
- Priority Encoder

The code was compiled on Quartus Prime, and simulated using ModelSim. This was then uploaded to the *Krypton v1.1* 5M1270ZT144C5N CPLD-based board.

The codes and setup has been covered in section 1. Since the adder/subtractor have already been implemented by code in the previous labs, I shall skip the code details of those. The setup for the Priority Encoder, however, has been included. Section 2 includes the observations of the simulation and miscellaneous results.

#### 1 Setup

For all the codes, Generic Testbench was used.

#### 1.1 Testing the Krypton Board

The I/O pins on the Krypton board, and its basic functionality, was verified by running simple svf files on the board.

#### 1.2 Two Bit Adder

The addition was carried out using  $\oplus$  operations. Given input vectors  $x_1x_0 \& y_1y_0$ , we have the output  $s_1s_0$  given by

$$s_0 = x_0 \oplus y_0$$
  

$$s_1 = x_1 \oplus y_1 \oplus x_0 y_0$$
(1)

Given below are the DUT definitions and code for the Adder.

```
entity DUT is
port(input_vector: in bit_vector(3 downto 0);

output_vector: out bit_vector(1 downto 0));
end entity;
```

```
5
   architecture DutWrap of DUT is
6
       component TwoBitAdder is
7
         port(x1,x0,y1,y0: in bit;
                      s1,s0: out bit);
       end component;
10
   begin
11
12
       add_instance: TwoBitAdder
13
                              port map (
14
                                                x0 => input_vector(0),
15
                                                x1 => input_vector(1),
16
                                                y0 => input_vector(2),
17
                                                y1 => input_vector(3),
18
                                                s0 => output_vector(0),
19
                                                s1 => output_vector(1));
20
21
   end DutWrap;
22
```

The code for the adder is as follows.

```
entity TwoBitAdder is
             port(x1,x0,y1,y0: in bit;
2
                        s1,s0: out bit);
3
   end entity;
4
   architecture Formulas of TwoBitAdder is
       signal w, z: bit;
   begin
       s0 \le (y0 \text{ and (not } x0)) \text{ or ((not } y0) \text{ and } x0); -- s0 \le (y0 \text{ } xor \text{ } x0)
           \leftarrow (y1 and (not x1)) or ((not y1) and x1); -w \leftarrow (y1 xor x1)
10
       z \ll (y0 \text{ and } x0);
                    and (not z)) or ((not w) and z); -- s1 \leftarrow (w \ xor \ z)
       s1 <= (w
   end Formulas;
13
```

#### 1.3 Two Bit Subtractor

The two bit subtractor is a simple 4-input, 2-output combinatorial circuit. After simplification of the terms, the logic can be given as.

$$b_0 = x_0 \oplus y_0$$
  

$$b_1 = x_1 \oplus y_1 \oplus \overline{x_0}y_0$$
(2)

As for the implementation, I also 2 intermediate signals  $s_1s_0$  defined as below.

$$s_0 = x_1 \oplus y_1$$
  

$$s_1 = \neg x_0 \cdot y_0$$
(3)

And hence, the final output bit definitions look like:

$$b_0 = x_0 \oplus y_0$$
  

$$b_1 = s_0 \oplus s_1$$
(4)

This can now be converted to VHDL code and simulated. In this experiment, I have used the GenericTB as testbench, which invokes a DUT entity, and hence the top-level entity would also need to be modified. Defining the DUT entity:

```
-- A DUT entity is used to wrap your design.
      This example shows how you can do this for the
       two-bit adder.
   entity DUT is
      port(input_vector: in bit_vector(3 downto 0);
                   output_vector: out bit_vector(1 downto 0));
   end entity;
   architecture DutWrap of DUT is
9
      component TwoBitSubtractor is
10
        port(x1,x0,y1,y0: in bit;
                     b1, b0: out bit);
12
      end component;
13
   begin
14
15
       -- input/output vector element ordering is critical,
16
      -- and must match the ordering in the trace file!
17
       -- For this case, the port map has been altered.
19
      add_instance: TwoBitSubtractor
20
                            port map (
21
                                             x1 => input_vector(3),
                                             x0 => input_vector(2),
                                             y1 => input_vector(1),
24
                                             y0 => input_vector(0),
25
                                             b1 => output_vector(1),
26
                                             b0 => output_vector(0));
   end DutWrap;
```

Next up, we declare the entity TwoBitSubtractor and its functions. This has been shown below.

```
entity TwoBitSubtractor is
           port(x1,x0,y1,y0: in bit;
2
                    b1,b0: out bit);
   end entity;
4
   architecture Formulae of TwoBitSubtractor is
5
           signal s0, s1: bit;
6
   begin
           b0 \le (x0 xor y0);
           s0 \le (x1 xor y1);
9
           s1 \le ((not x0) and y0);
10
           b1 \le (s0 xor s1);
11
   end Formulae;
12
   -- For the logic of b1, the bit b1 is unaffected by x0, y0 as long
   -- as there is no carry-over in the subtraction. Look below:
```

#### 1.4 Priority Encoder

The 8x3 priority encoder is a combinatorial circuit that identifies the highest significance bit that is 1. This can be visualised as the truth table below, with *dont-cares*.

| Inputs |       |       |       |       |                |                |                       | Outputs        |    |                |
|--------|-------|-------|-------|-------|----------------|----------------|-----------------------|----------------|----|----------------|
| $D_0$  | $D_1$ | $D_2$ | $D_3$ | $D_4$ | D <sub>5</sub> | D <sub>6</sub> | <b>D</b> <sub>7</sub> | Y <sub>2</sub> | Yı | Y <sub>0</sub> |
| 1      | 0     | 0     | 0     | 0     | 0              | 0              | 0                     | 0              | 0  | 0              |
| ×      | 1     | 0     | 0     | 0     | 0              | 0              | 0                     | 0              | 0  | 1              |
| ×      | ×     | 1     | 0     | 0     | 0              | 0              | 0                     | 0              | 1  | 0              |
| ×      | ×     | ×     | 1     | 0     | 0              | 0              | 0                     | 0              | 1  | 1              |
| ×      | ×     | ×     | ×     | 1     | 0              | 0              | 0                     | 1              | 0  | 0              |
| ×      | ×     | ×     | ×     | ×     | 1              | 0              | 0                     | 1              | 0  | 1              |
| ×      | ×     | ×     | ×     | ×     | ×              | 1              | 0                     | 1              | 1  | 0              |
| ×      | ×     | ×     | ×     | ×     | ×              | ×              | 1                     | 1              | 1  | 1              |

In addition to the 3 output bits, we also have an extra bit, say N, which is 1 if all the input bits are 0. For an input bit string  $x_7x_6x_5x_4x_3x_2x_1x_0$ , the output bit string  $s_2s_1s_0N$  can be given by the relations

$$N = \overline{x_7 + x_6 + x_5 + x_4 + x_3 + x_2 + x_1 + x_0}$$

$$s_0 = x_1 \cdot \overline{x_0} + x_3 \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} + x_5 \cdot \overline{x_4} \cdot \overline{x_3} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} +$$

$$x_7 \cdot \overline{x_6} \cdot \overline{x_5} \cdot \overline{x_4} \cdot \overline{x_23} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0}$$

$$s_1 = x_2 \cdot \overline{x_1} \cdot \overline{x_0} + x_3 \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} + x_6 \cdot \overline{x_5} \cdot \overline{x_4} \cdot \overline{x_23} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} +$$

$$x_7 \cdot \overline{x_6} \cdot \overline{x_5} \cdot \overline{x_4} \cdot \overline{x_23} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0}$$

$$s_2 = x_4 \cdot \overline{x_3} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} + x_5 \cdot \overline{x_4} \cdot \overline{x_3} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} +$$

$$x_6 \cdot \overline{x_5} \cdot \overline{x_4} \cdot \overline{x_23} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0} + + x_7 \cdot \overline{x_6} \cdot \overline{x_5} \cdot \overline{x_4} \cdot \overline{x_23} \cdot \overline{x_2} \cdot \overline{x_1} \cdot \overline{x_0}$$

$$(5)$$

The VHDL implementation of this circuit has been given below. First, we define the container

entity DUT as follow.

```
entity DUT is
port(input_vector: in bit_vector(7 downto 0);

output_vector: out bit_vector(3 downto 0));
end entity;
```

```
architecture DutWrap of DUT is
6
        component PriorityEncoder is
7
        port ( x7 , x6 , x5 , x4 , x3 , x2 , x1 , x0 :in bit ;
        s2 , s1 , s0 , N :out bit ) ;
       end component;
10
   begin
11
       add_instance: PriorityEncoder
12
                               port map (
               x7 => input_vector(7),
14
               x6 => input_vector(6),
15
               x5 => input_vector(5),
16
               x4 => input_vector(4),
17
               x3 => input_vector(3),
18
               x2 => input_vector(2),
19
               x1 => input_vector(1),
20
               x0 => input_vector(0),
21
               s0 => output_vector(1),
22
               s1 => output_vector(2),
23
               s2 => output_vector(3),
24
               N => output_vector(0));
25
26
27
   end DutWrap;
   Next up, we have the main segment of the code, as given in the file PriorityEncoder.vhd
   library ieee;
   use ieee.std_logic_1164.all ;
3
    entity PriorityEncoder is
5
             port ( x7 , x6 , x5 , x4 , x3 , x2 , x1 , x0 :in bit ;
             s2 , s1 , s0 , N :out bit ) ;
   end PriorityEncoder;
   architecture comb of PriorityEncoder is
10
   begin
11
             \mathbb{N} \leftarrow \text{not}(x7 \text{ or } x6 \text{ or } x5 \text{ or } x4 \text{ or } x3 \text{ or } x2 \text{ or } x1 \text{ or } x0);
12
13
             s0 \le (x1 \text{ and not } x0) \text{ or }
14
                      (x3 and not x2 and not x1 and not x0) or
15
                      ( x5 and not x4 and not x3 and not x2 and
16
                      not x1 and not x0 ) or
17
                      ( x7 and not x6 and not x5 and not x4
                      and not x3 and not x2 and not x1
19
                      and not x0);
20
             s1 \le (x2 \text{ and not } x1 \text{ and not } x0) or
21
                      ( x3 and not x2 and not x1 and not x0 ) or
22
                      ( x6 and not x5 and not x4 and not x3 and
23
                      not x2 and not x1 and not x0 ) or
                      ( x7 and not x6 and not x5 and not x4 and
25
```

```
not x3 and not x2 and not x1 and not x0);
26
            s2 \ll (x4 \text{ and not } x3 \text{ and not } x2 \text{ and})
                     not x1 and not x0 ) or
28
                     ( x5 and not x4 and not x3 and not x2 and
29
                     not x1 and not x0 ) or
30
                     ( x6 and not x5 and not x4 and not x3
31
                     and not x2 and not x1 and not x0 ) or
32
                     ( x7 and not x6 and not x5 and not x4 and not x3
                     and not x2 and not x1 and not x0);
34
   end comb;
35
```

Another essential part of the implementation is the testbench. Instead of using a custom testbench for the process, I have modified and used the Generic Testbench for an 8x4 implementation. Below is the code for the testbench. Main changes were made in lines 9 - 18.

```
library std;
   use std.textio.all;
   entity Testbench is
   end entity;
   architecture Behave of Testbench is
     constant number_of_inputs : integer := 8; -- # input bits to your design.
10
     constant number_of_outputs : integer := 4; -- # output bits from your design.
11
12
     -- component port widths...
13
     component DUT is
14
      port(input_vector: in bit_vector(7 downto 0);
15
                   output_vector: out bit_vector(3 downto 0));
16
     end component;
19
20
21
     signal input_vector : bit_vector(number_of_inputs-1 downto 0);
22
     signal output_vector : bit_vector(number_of_outputs-1 downto 0);
24
     -- create a constrained string outof
25
     function to_string(x: string) return string is
26
          variable ret_val: string(1 to x'length);
27
          alias lx : string (1 to x'length) is x;
28
     begin
29
         ret_val := lx;
30
         return(ret_val);
31
     end to_string;
32
33
   begin
34
35
     process
       variable err_flag : boolean := false;
```

```
File INFILE: text open read_mode is "<path>/PriorityEncoder/TRACEFILE.txt";
37
       FILE OUTFILE: text open write_mode is "<path>/PriorityEncoder/OUTPUTS.txt";
38
39
40
        _____
41
       variable input_vector_var: bit_vector (number_of_inputs-1 downto 0);
42
       variable output_vector_var: bit_vector (number_of_outputs-1 downto 0);
43
       variable output_mask_var: bit_vector (number_of_outputs-1 downto 0);
       variable output_comp_var: bit_vector (number_of_outputs-1 downto 0);
45
       constant ZZZZ : bit_vector(number_of_outputs-1 downto 0) := (others => '0');
46
47
48
       variable INPUT_LINE: Line;
49
       variable OUTPUT_LINE: Line;
50
       variable LINE_COUNT: integer := 0;
51
52
53
     begin
54
       while not endfile(INFILE) loop
55
              -- will read a new line every 5ns, apply input,
              -- wait for 1 ns for circuit to settle.
              -- read output.
58
59
60
             LINE_COUNT := LINE_COUNT + 1;
61
62
63
              -- read input at current time.
64
              readLine (INFILE, INPUT_LINE);
65
             read (INPUT_LINE, input_vector_var);
66
              read (INPUT_LINE, output_vector_var);
67
             read (INPUT_LINE, output_mask_var);
68
69
              -- apply input.
70
              input_vector <= input_vector_var;</pre>
71
72
              -- wait for the circuit to settle
73
              wait for 1 ns;
74
75
              -- check output.
76
              output_comp_var := (output_mask_var and (output_vector xor output_vector_var));
77
              if (output_comp_var /= ZZZZ) then
78
                 write(OUTPUT_LINE,to_string("ERROR: line "));
79
                 write(OUTPUT_LINE, LINE_COUNT);
80
                 writeline(OUTFILE, OUTPUT_LINE);
81
                 err_flag := true;
82
              end if;
83
84
             write(OUTPUT_LINE, input_vector);
              write(OUTPUT_LINE, to_string(" "));
86
```

```
write(OUTPUT_LINE, output_vector);
87
               writeline(OUTFILE, OUTPUT_LINE);
88
89
               -- advance time by 4 ns.
90
               wait for 4 ns;
91
        end loop;
92
93
        assert (err_flag) report "SUCCESS, all tests passed." severity note;
        assert (not err_flag) report "FAILURE, some tests failed." severity error;
96
        wait;
97
      end process;
98
99
      dut_instance: DUT
100
                  port map(input_vector => input_vector, output_vector => output_vector);
101
102
    end Behave;
103
```

Another important step in the evaluation of the simulation is the TRACEFILE. For this, I used the Python script given below.

```
def tobinary(n, width):
        s = ,
2
        for i in range(width):
3
            s = s + str(n \% 2)
4
            n = n / 2
            s = s[:: -1]
       return s
   f = open('TRACEFILE.txt', 'w')
9
   f. seek(0)
   f. truncate()
   for i in range(256):
        x = tobinary(i, 8)
13
        s = ,000,
14
        if x == '00000000':
15
            N = '1'
16
        else:
            N = 0
19
        if x[7] == '1':
20
            s = ,000,
21
        elif x[6] == '1':
22
            s = '001'
23
        elif x[5] == '1':
24
            s = '010'
25
        elif x[4] == '1':
26
            s = '011'
27
        elif x[3] == '1':
28
            s = '100'
        elif x[2] == '1':
30
```

This marks the end of the setup etc. We will now run RTL and Gate-level simulations on these codes, before deploying it on hardware.

## 2 Observations

In this section, I shall display the results of the running RTL and Gate-level simulations on the above implementations. Screenshots have been attached for each part.

#### 2.1 Two Bit Adder

Figures 1-3 show the results of the simulation.

```
# ** Note: SUCCESS, all tests passed.
# Time: 80 ns Iteration: 0 Instance: /testbench
```

**Figure 1:** Evaluation of the  $2^4$  test cases for the Two Bit Adder.



Figure 2: RTL Simulation of the Two Bit Adder



Figure 3: Gate-level Simulation of the Two Bit Adder

#### 2.2 Two Bit Subtractor

Figures 4-6 show the results of the simulation.

```
# ** Note: SUCCESS, all tests passed.
# Time: 80 ns Iteration: 0 Instance: /testbench
```

**Figure 4:** Evaluation of the 2<sup>4</sup> test cases for the Two Bit Subtractor.



Figure 5: RTL Simulation of the Two Bit Subtractor



Figure 6: Gate-level Simulation of the Two Bit Subtractor

## 2.3 Priority Encoder

Figures 7-10 show the results of the simulation

```
# ** Note: SUCCESS, all tests passed.
# Time: 1280 ns Iteration: 0 Instance: /testbench
```

Figure 7: Evaluation of the  $2^8$  test cases for the Priority Encoder.



Figure 8: RTL Simulation of the Priority Encoder



Figure 9: Gate-level Simulation of the Priority Encoder



Figure 10: Gate-level Simulation of the Priority Encoder, 760ns - 850ns

## Conclusion

We observe that the designs work well in the RTL simulations, but not in Gate level simulations. The gate level simulation emulated the gate delays, as they would exist in real hardware, and hence demonstrate a crucial bottleneck of the device. For ideal performance, the time between states should be increased so that the transient outputs can settle. Once this is done, the implementation can be uploaded on the CPLD for required purposes.